

ISSN No. (Print) : 0975-8364 ISSN No. (Online) : 2249-3255

## Simulation of Self-balanced based Step-Up Switched Capacitor Nine Level Inverter with MCPWM Scheme

Shaik Gouse Basha<sup>1</sup> and M. Venkatesan<sup>2</sup>

<sup>1</sup>Research Scholar, Department of Electrical & Electronics Engineering, Vignan's Foundation for Science, Technology & Research, Vadlamudi, (Andhra Pradesh), India. <sup>2</sup>Associate Professor, Department of Electrical & Electronics Engineering, Vignan's Foundation for Science, Technology & Research, Vadlamudi, (Andhra Pradesh), India.

(Corresponding author: Shaik Gouse Basha) (Received 05 June 2019, Revised 20 August 2019 Accepted 30 August 2019) (Published by Research Trend, Website: www.researchtrend.net)

ABSTRACT: The switched capacitor based nine-level step-up inverter with self-balancing method is presented in this article. The objective of the presented topology is to convert DC into AC by boosting the voltage without any converter, transformers. The single DC source is initiated as an input to the system. The capacitors are connected in parallel and series for charging and discharging respectively. The energy of the capacitors is utilized by the self-balancing method. The voltage stress across the switches are same in this topology. The carrier-based phase disposition PWM technique is used for the switching pulses. Due to not having any H-bridges, the switching and conduction losses are less in this topology, and hence the efficiency is more. The comparative analysis is made between proposed inverter topology with existing topologies in terms of voltage stress, switches and TVS. The practical implementation of the proposed topology is done by using MATLAB/SIMULINK.

**Keywords:** Self-balancing, Boost, Switched capacitors, Total Voltage stress, Peak Inverse Voltage, Multi carrierbased PWM.

**Abbreviations:** DC, direct current; AC, alternating current; PWM, pulse width modulation; PIV, peak inverse voltage; TVS, total voltage stress.

#### I. INTRODUCTION

The usage of Multilevel Inverters is increasing rapidly for high power energy conversion systems [1]. The general function of multilevel inverters is the conversion of DC into AC [2]. These produce staircase waveforms from power semiconductor devices, DC sources, and diodes. Renewable sources, fuel cells, batteries can be used as different input sources to the multilevel inverters [3]. The Multilevel Inverters have advantages such as low harmonics, low voltage stress, low common-mode voltage, and low distortion input current [4]. Gridconnected systems, Electric vehicles, induction heating are some of the applications of Multilevel Inverters [5]. Classically, the Multilevel Inverters are of three types [6], namely, Neutral Point Clamped (NPC), Flying Capacitors (FC), and Cascaded H-Bridge (CHB). The NPC can produce multilevel output with semiconductor switches, diodes, and capacitors. The major problems in NPC, it requires several diodes to produce high level, the voltage sharing is unequal in the capacitors which lead to high current, high switching losses [7]. The CHB inverters need a high number of H-Bridge converters for the high level of output along with separate DC sources for each unit [8]. It requires less number of switching devices compared to NPC, FC inverters. The CHB inverters will be used as symmetrically with equal input sources, and asymmetrically with unequal input sources [9]. Generally, for low DC to high ac applications the transformers, converters, and inductors are involved in

many topologies to boost the low voltage to high voltage, which causes the system bulky and expensive [10]. The transformer-less topologies are introduced to boost the system voltage [11]. For high levels of output, several switches, DC sources are required which leads to system complexity, raise in voltage stress and EMI increases [12].

Many researchers are working on the drawbacks of the classical topologies of multilevel inverters and introduced new topologies based on the applications [13]. The new topologies are evolved based on the count of semiconductor switches, total voltage stress capacity, switching frequency, and chances of inserting symmetrical and asymmetrical sources [14]. The Switched Series Parallel Sources (SSPS) multilevel inverter [15], the DC voltage sources are connected in series and parallel with the switches. For high levels of output, the DC voltage sources are additively combined and operated in series and parallel by the switching devices. These can be utilized with symmetrical and asymmetrical sources. The voltage stress across the switches are different, this may lead to high total stress voltages and high THD. The Switched DC source inverters [16], alternatively the input DC supplies are connected their polarities in reverse through the switches. Compared to classical topologies, the number of semiconductor switches are less in Switched DC source inverters. It is used for medium voltage drive applications, battery-powered applications especially in

Basha & Venkatesan

International Journal on Emerging Technologies 10(3): 87-95(2019)

electric vehicles, marine propulsion. The Packed U-cell (PUC) inverters [17], evolves a self-voltage balancing process to obtain high levels of output. The capacitor rating is keep fixed which is equal to half of the magnitude of input DC sources. The switched capacitor inverters [18] with H-bridge configuration also have high TVS and PIV.

A new type of step-up, self-balanced switched-capacitor nine-level inverter without H-bridge configurations is proposed. It comprises the single DC input source, power switches, and capacitors. The carrier-based phase disposition PWM scheme is utilized for this proposed topology. The capacitors will be charged and discharged by the self-balancing process. Due to the self-balancing process, the voltage stress across the switches is the same, equals to the value of the input DC voltage  $V_{DC}$ . In this topology, the low input voltage is also boosted to the high output voltage without any converters and transformers by maintaining low TVS and PIV of the system.

# II. PROPOSED TOPOLOGY AND OPERATING STATES

### A. Basic Proposed Module

The basic proposed topology module is displayed in Fig. 2. The basic module resides the DC voltage source, five semi-conductor switches, and a capacitor. The input excitation to the proposed method will be given from fuel cells, batteries, PV module, etc.

Initially, when the DC input voltage is applied, the capacitor has to be charged fully through the switches Spa<sub>3</sub>, Spa<sub>2</sub>, and the capacitor voltage is equivalent to the applied DC voltage as shown in Fig. 2(a). The charged capacitor will be discharged positively and negatively through the switches Spa<sub>2</sub>, Spa<sub>5</sub>, and Spa<sub>1</sub>, Spa<sub>4</sub> respectively as shown in Fig. 2(b). The switches Spa<sub>1</sub>, Spa<sub>2</sub>, and Spa<sub>4</sub>, Spa<sub>5</sub> are operated complimentary during discharging in positive and negative paths.









Fig.1. (a). SSPS [15], (b) Switches DC Sources [16], (c) PUC [17].

#### B. Proposed Switched-Capacitor Topology

The cascaded connection of three basic modules forms the proposed topology to produce nine-level output is shown in Fig. 3. The three switched capacitors are placed in parallel with the input DC supply. Without boost converter, transformers, inductors the input voltage is boosted up by using self-balancing process. First, the three capacitors have charged completely which is equal to the input voltage  $V_{DC}$ . The charged capacitors will generate the levels and step-up the voltage will be zero. The capacitors charging state is given in Fig. 4.



Fig. 2. Basic Module of proposed topology, (a) Charging state, (b) Discharging state.





During charging state of the capacitor, the voltage across the capacitors is normally given as

 $V_{\text{Can (charging)}}(t) = V_{\text{in}} C_{\text{an}} (1 - e^{\frac{-t}{t_{\text{Can}}}})$ 

Where V<sub>in Can</sub> is the capacitor's input voltage,  $T_{Can}$  is the capacitor's time constant. The capacitor voltages V<sub>Can</sub> is depended on the conduction switches resistances R<sub>sw,on</sub>, diode resistances R<sub>d,on</sub>, conduction switches voltage drops V<sub>sw,on</sub>, and diode's voltage drops V<sub>d,on</sub>. During the charging of capacitor C<sub>a1</sub>, two semiconductor switches Spb<sub>5</sub>, Spa<sub>4</sub>, two diodes will conduct and the capacitor C<sub>a1</sub> will charge to  $1V_{DC}$ . Four semiconductor switches Spb<sub>5</sub>, Spc<sub>5</sub>, Spb<sub>4</sub>, Spa<sub>4</sub>, four diodes will conduct for the charging of capacitor C<sub>a2</sub>. For the charging of capacitor C<sub>a3</sub>, six semiconductor switches Spb<sub>5</sub>, Spc<sub>4</sub>, Spb<sub>4</sub>, Spa<sub>4</sub>, six diodes are in ON-state. The three capacitor voltages in the charging state are represented as.

(1)





$$\begin{aligned} \mathsf{V}_{\mathsf{Ca2} \,(\mathsf{charging})} (\mathsf{t}) &= \left[ V_{DC} - \left( 4V_{Sw,on} + 4V_{d,on} + (4(R_{Sw,on} + R_{d,on}) + r_{ca2}) i_{ca2\nu} \right] \left( 1 - e^{\frac{-t}{(4(R_{Sw,on} + R_{d,on}) + r_{ca2}) c_{a2}}} \right) \end{aligned} (3) \\ \mathsf{V}_{\mathsf{Ca3} \,(\mathsf{charging})} (\mathsf{t}) &= \left[ V_{DC} - \left( 6V_{Sw,on} + 6V_{d,on} + (6(R_{Sw,on} + R_{d,on}) + r_{ca3}) i_{ca3\nu} \right] \left( 1 - e^{\frac{-t}{(6(R_{Sw,on} + R_{d,on}) + r_{ca3}) c_{a3}}} \right) \end{aligned} (4) \\ \mathcal{C}. \, \textit{Discharging states of proposed topology} \end{aligned}$$

The fully charged capacitors have to be discharged to produce the desired staircase output voltage waveform in series with different levels at desired frequency and amplitude. The positive discharging states of topology is shown Fig. 5.For the voltage  $+1V_{DC}$ , the input voltage

Basha & Venkatesan International Journal on Emerging Technologies 10(3): 87-95(2019)

 $V_{\text{DC}}$ , five switches Spa<sub>3</sub>, Spb<sub>2</sub>, Spc<sub>2</sub>, Spd<sub>2</sub>, Spa<sub>2</sub> and three diodes will conducts which is shown in Fig. 5(a).The capacitor C<sub>a1</sub> will starts to discharge through the six switches Spa<sub>3</sub>, Spb<sub>2</sub>, Spb<sub>3</sub>, Spc<sub>2</sub>, Spd<sub>2</sub>, Spa<sub>2</sub> along with two diodes for producing +2V\_{\text{DC}} as shown in Fig. 5(b).

the eight conducting switches Spa<sub>3</sub>, Spb<sub>2</sub>, Spb<sub>3</sub>, Spc<sub>2</sub>, Spc<sub>3</sub>, Spc<sub>4</sub>, Spc<sub>3</sub>, Spa<sub>2</sub>. However, the number of conducting switches is different for each level of output voltage but, the voltage stress across the each switch is same.



Fig. 5. Discharging positive states: (a)  $+1V_{DC}$  (b)  $+2V_{DC}$  (c)  $+3V_{DC}$  (d)  $+4V_{DC}$ .

For +3V<sub>DC</sub>, the capacitor C<sub>a2</sub> is added with capacitor C<sub>a1</sub> to discharge through Spa<sub>3</sub>, Spb<sub>2</sub>, Spb<sub>3</sub>, Spc<sub>2</sub>, Spc<sub>3</sub>, Spd<sub>2</sub>,Spa<sub>2</sub> switches, a diode as shown in Fig. 5(c). From Fig. 5(d) shows the producing of +4V<sub>DC</sub> output voltage by discharging of three capacitors C<sub>a1</sub>, C<sub>a2</sub>, C<sub>a3</sub> through



Fig. 6. Discharging negative states: (a) -1V\_{DC} (b) -2V\_{DC} (c) -3V\_{DC} (d) -4V\_{DC.}

The complemental operation of positive discharging state gives the negative discharging state as shown in Fig. 6. The switches Spa<sub>1</sub>, Spd<sub>4</sub>, Spc<sub>4</sub>, Spc<sub>4</sub>, Spb<sub>4</sub>, Spa<sub>4</sub> will conduct for the producing the  $-1V_{DC}$  which is shown in Fig. 6(a). The capacitor C<sub>a1</sub> discharges in a negative direction through the switches Spa<sub>1</sub>, Spd<sub>4</sub>, Spc<sub>4</sub>, Spb<sub>4</sub>, Spb<sub>4</sub>, Spb<sub>1</sub>, Spa<sub>4</sub> for producing  $-2V_{DC}$  output voltage level is shown in Fig. 6(b). From Fig. 6(c), the two capacitors C<sub>a1</sub>, C<sub>a2</sub> are connected in series, discharges through the

Basha & Venkatesan

an International Journal on Emerging Technologies 10(3): 87-95(2019)

90

switches Spa<sub>1</sub>, Spd<sub>4</sub>, Spc<sub>4</sub>, Spc<sub>1</sub>, Spb<sub>4</sub>, Spb<sub>1</sub>, Spa<sub>4</sub> to produce  $-3V_{DC}$  voltage level. The three capacitors C<sub>a1</sub>, C<sub>a2</sub>, C<sub>a3</sub> are discharging in series through the switches Spa<sub>1</sub>, Spd<sub>4</sub>, Spd<sub>1</sub>, Spc<sub>4</sub>, Spc<sub>1</sub>, Spb<sub>4</sub>, Spb<sub>1</sub>, Spa<sub>4</sub> for  $-4V_{DC}$  voltage level as shown in Fig. 6(d).

#### **III. MODULATION SCHEME**

The multi carrier-based modulation control scheme is involved for the proposed switched capacitor nine-level inverter presented in Fig. 7. The carrier signal has eight triangular signals with 50KHz frequency is compared with the reference sinusoidal signal of 50Hz frequency to create the switching pulses to the inverter. From Fig. 7, four triangular carrier signals  $c_1$ ,  $c_2$ ,  $c_3$ ,  $c_4$  are used to produce positive voltages, other four carrier signals  $c_5$ ,  $c_6$ ,  $c_7$ ,  $c_8$  are producing negative voltages.



Fig. 7. Multi carrier based PWM.

The time instants to produce nine-level output is given as

$$t_i = \frac{\sin^{-1}\left(\frac{X_{ci}}{A_r}\right)}{2\pi f_r} \tag{5}$$

where, i = time instants 1,2,3....

$$t_{1} = \frac{\sin^{-1}(\frac{1}{A_{T}})}{2\pi f_{T}}$$
(6)  
$$t_{1} = \frac{\sin^{-1}(\frac{2}{A_{T}})}{2\pi f_{T}}$$
(7)

$$t_{2} = \frac{2\pi f_{r}}{2\pi f_{r}}$$
(7)  
$$t_{r} = \frac{\sin^{-1}(\frac{3}{A_{r}})}{2\pi f_{r}}$$
(9)

$$t_{0}^{2} = \pi - t_{1}$$
 (11)  
 $t_{0}^{2} = \pi - t_{1}$  (11)

For  $A_r = 3.9$ ,  $f_r = 50$ Hz, the time instants for nine-level output will be calculated. The period  $t_1 - t_6$  is the discharging time of capacitor  $C_{a1}$ . From the time  $t_2 - t_5$ , the capacitor  $C_{a2}$  will be discharged. The discharging period of capacitor  $C_{a3}$  is  $t_3 - t_4$ . Out of these three capacitor discharging periods, the capacitor  $C_{a1}$  has

maximum discharging time. By choosing the proper capacitor value, the ripples in the capacitor voltages will be reduced. The capacitor value depends on the amount of maximum discharge, load current and ripple ratio.

The maximum discharging of the capacitor is given as

$$Q_{cai} = \int_{t_{pi}}^{t_{qi}} i_l \sin(\omega_r t) dt \tag{12}$$

The capacitor value is given as

| $Q_{cai} \propto C_{ai} V_{DC}$    | (13) |
|------------------------------------|------|
| $Q_{cai} = k_c C_{ai} V_{DC}$      | (14) |
| $C_{ai} = \frac{Q_{cai}}{Q_{cai}}$ | (15) |

 $C_{ai} = \frac{c_{ai}}{k_c C_{ai}}$  (13) where,  $k_c = 0.3$  = ripple constant of the capacitor,  $t_{pi}$ ,  $t_{qi}$ are the starting time, a maximum discharging period of the i<sup>th</sup> capacitor respectively. The operating states of capacitors, switches, diodes at different time instants are given in Table.1.

#### **IV. SIMULATION RESULTS**

In SSPS topology [15], the voltage stress of switches S<sub>2</sub>, S<sub>5</sub> is shown in Fig. 8, for input voltage V<sub>DC1</sub> = V<sub>DC2</sub> = 100V. The voltage stress of switches S<sub>2</sub>, S<sub>5</sub> is 200V, 100V respectively.



Fig. 8. Voltage stress of switches of SSPS.



Fig. 9. Voltage stress of switches of Switched DC Sources Inverter.

Basha & Venkatesan

nkatesan International Journal on Emerging Technologies 10(3): 87-95(2019)



|   | Vout                             |                 | 0                                                      | c <sup>+</sup> 1V <sub>D</sub> | +2V <sub>D</sub><br>c              | +3V <sub>D</sub><br>c                    | +4V <sub>D</sub><br>c                             | -4V <sub>DC</sub>                                                                                                                                        | -3V <sub>DC</sub>                        | -2V <sub>DC</sub>                   | -1V <sub>DC</sub>                                      |
|---|----------------------------------|-----------------|--------------------------------------------------------|--------------------------------|------------------------------------|------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------|--------------------------------------------------------|
|   | f                                | C <sub>a3</sub> | O                                                      | U                              | С                                  | С                                        | DC                                                | DC                                                                                                                                                       | С                                        | С                                   | ပ                                                      |
|   | State o<br>apacitc               | $C_{a2}$        | O                                                      | U                              | C                                  | DC                                       | DC                                                | DC                                                                                                                                                       | DC                                       | С                                   | U                                                      |
|   | 0                                | $C_{a1}$        | O                                                      | _                              | DC                                 | DC                                       | DC                                                | DC                                                                                                                                                       | DC                                       | DC                                  | _                                                      |
|   | Conduction Switches              |                 | Spa₄, Spb₄,Spb₅, Spc₄, Spc₅, Spd₄, Spd₅                | Spa₃, Spb₂, Spc₂, Spd₂, Spa₂   | Spa₃, Spb₂, Spb₃, Spc₂, Spd₂, Spa₂ | Spa₃, Spb₂, Spb₃, Spc₂, Spc₃, Spd₂, Spa₂ | Spa₃, Spb₂, Spb₃, Spc₂, Spc₃, Spd₂, Spd₃,<br>Spa₂ | Spa <sub>1</sub> , Spd <sub>4</sub> , Spd <sub>1</sub> , Spc <sub>4</sub> , Spc <sub>1</sub> , Spb <sub>4</sub> , Spb <sub>1</sub> ,<br>Spa <sub>4</sub> | Spa1, Spd4, Spc4, Spc1, Spb4, Spb1, Spa4 | Spa₁ Spd₄, Spc₄, Spb₄, Spb₁, Spa₄   | Spa1, Spd4, Spc4, Spb4, Spa4                           |
| - | Conduction Diodes<br>of switches |                 | Spb <sub>2</sub> , Spc <sub>2</sub> , Spd <sub>2</sub> | Spb4, Spc4, Spd4               | Spc4, Spd4                         | Spd4                                     |                                                   |                                                                                                                                                          | Spd <sub>2</sub>                         | Spc <sub>2</sub> , Spd <sub>2</sub> | Spb <sub>2</sub> , Spc <sub>2</sub> , Spd <sub>2</sub> |
|   | Time<br>Instant<br>s             |                 | $t_6 - t_1^*$                                          | 0 – t <sub>1</sub>             | t1 - t2                            | t <sub>2</sub> – t <sub>3</sub>          | t3 – t4                                           | t <sub>1</sub> * - t <sub>2</sub> *                                                                                                                      | t2 - t3                                  | t <sub>3</sub> - t <sub>4</sub>     | t4 * - t5 <sup>*</sup>                                 |

Fig. 10. Carrier-based PWM scheme.

Due to having additional H-bridge configuration, the voltage stress across the switches are not same, which causes high Total Voltage Stress (TVS), high PIV, and high conduction losses. Similarly, the voltage stress of switches of switched DC sources inverter [16] is shown in Fig. 9.

The parameter table for simulation of proposed switched-capacitor inverter topology for producing ninelevel output waveform is specified in Table 2. The multi carrier-based based PWM scheme is evolved for the generation of gate pulses. The amplitude of reference sinusoidal signal 3.9 at 50Hz frequency is compared with the amplitude of eight carrier signals at 50KHz frequency to generate pulses is shown in Fig. 10, the PWM pulses are applied to the switches to obtain nine-level output voltage.

Basha & Venkatesan

Table.1: The different States of Switches, Diodes, and Capacitors.

= Charging, DC = Discharging, I = Ideal

C

 Table 2: Simulation parameters for the proposed topology.

| V <sub>DC</sub>                                  | 100 V       |
|--------------------------------------------------|-------------|
| Capacitors (Ca1, Ca2, Ca3)                       | 4700µF each |
| Resistance                                       | 50Ω         |
| Inductance                                       | 10mH        |
| Reference Frequency (fr)                         | 50Hz        |
| Carrier Frequency (f <sub>c</sub> )              | 50KHz       |
| Switch ON state resistance (R <sub>sw,on</sub> ) | 1mΩ         |

The output voltage 380V and current 7.5A is obtained from the proposed topology by boosting the input voltage 100V without any converters is shown in Fig. 11& Fig. 12.



Fig. 11. Output voltage of the proposed topology.



module of the proposed switched-capacitor inverter is shown in Fig. 14.



Fig. 14. Voltage stress of switches in the proposed topology.

The voltage stress of each switch is equal to input voltage  $V_{DC} = 100V$  by eliminating the H-bridge configuration. Therefore, the total voltage stress of the proposed inverter is very less compared to the existing topologies.

The three capacitor voltages  $C_{a1}$ ,  $C_{a2}$ ,  $C_{a3}$  are shown in Fig. 13, with 30% ripple factor having the same voltages. The voltage across each switch in a single

### V. COMPARISONS

Table 3 shows the comparison between the proposed switched-capacitor based nine-level inverter and popular existing topologies for 2n+1 level.





The existing topologies SSPS [15], Switched DC sources [16] requires several input sources compared to the proposed topology. The conduction switches voltage stress is very high in existing topologies than the proposed causes high Total Voltage Stress (TVS) as shown in Fig. 15. Even though, the proposed topology requires several semiconductor devices are shown in

Fig. 16, the Total Voltage Stress (TVS) is low compared to existing topologies. The proposed topology does not have any H-bridge configuration, so, the PIV is  $1V_{DC}$ , but for existing topologies the PIV is  $nV_{DC}$ .



Fig. 16. Comparative analysis of number of semiconductor devices between proposed topology and the existing topologies.

|                       | SSPS [15]                              | Switched DC Source [16] | PUC [17]                             | Proposed               |
|-----------------------|----------------------------------------|-------------------------|--------------------------------------|------------------------|
| DC Source             | 4                                      | 4                       | 1                                    | 1                      |
| Active Switches       | 3n+1                                   | 2(n+1)                  | 3n-2                                 | 5n-1                   |
| Capacitors            | 0                                      | 0                       | n-1                                  | n-1                    |
| H Bridges             | Need                                   | No Need                 | No Need                              | No Need                |
| PIV                   | n V <sub>DC</sub>                      | n V <sub>DC</sub>       | n V <sub>DC</sub>                    | 1 V <sub>DC</sub>      |
| TVS                   | (n <sup>2</sup> +1+4n) V <sub>DC</sub> | (7n-3) V <sub>DC</sub>  | (n <sup>2</sup> -2n) V <sub>DC</sub> | (5n-1) V <sub>DC</sub> |
| Complexity            | Yes                                    | Yes                     | Yes                                  | No                     |
| Control of Capacitors |                                        |                         | Self-balancing                       | Self-balancing         |

## **VI. CONCLUSION**

A self-balanced boost switched capacitor nine-level inverter is simulated using MATLAB/SIMULINK. The proposed topology is not only converting the DC into AC, but also boosting the voltage without any converters and transformers. The charging and discharging states of the proposed inverter by self-balanced process produces the nine-level output voltage. The mathematical representation of charging, discharging, and capacitor capacity is also conducted. The multi carrier-based PWM control scheme is involved to provide switching pulses to the inverter. The comparative analysis between proposed and existing topologies shows the voltage stress of all switches are the same and equals to  $1V_{DC}$  in proposed, but not in existing topologies. Therefore, the proposed has low Total Voltage Stress (TVS), low PIV, low conduction and switching losses, modularity, and cost-effective.

Basha & Venkatesan International Journal on Emerging Technologies 10(3): 87-95(2019)

#### **VII. FUTURE SCOPE**

In future, there is a scope, the proposed self-balanced boost switched capacitor nine level inverter can be used in many applications such as Grid connected RES, Electrical Vehicles etc. It is also possible that, the different modulation techniques can also be applied to this proposed inverter to improve the Total Harmonic Distortion.

#### ACKNOWLEDGEMENTS

The authors are very thankful for the support from the management of Vignan's Foundation for Science, Technology & Research for the successfully completion of work.

**Conflict of Interest.** The authors declare no Conflicts of interest.

#### REFERENCES

[1]. Sarbanzadeh, M., Hosseinzadeh, M. A., Sarbanzadeh, E., Yazdani, L., Rivera, M., & Riveros, J. (2017, December). New fundamental multilevel inverter with reduced number of switching elements. In 2017 IEEE Southern Power Electronics Conference (SPEC) (pp. 1-6). IEEE.

[2]. Bhargava, R., Shrivastava, A., Khare, A. (2013). Performance of Micro Controller Based Multilevel Inverter for Single Phase Induction Motor. *International Journal of Electrical, Electronics and Computer Engineering, 2*(1): 52-58.

[3]. Selvaraj, J., & Rahim, N. A. (2008). Multilevel inverter for grid-connected PV system employing digital PI controller. *IEEE transactions on industrial electronics*, *56*(1), 149-158.

[4]. Satti, M. B., Hasan, A., & Ahmad, M. I. (2018). A New Multilevel Inverter Topology for Grid-Connected Photovoltaic Systems. *International Journal of Photoenergy*, 2018.

[5]. Kumar Kalilasam, R., & Mani, V. (2018). FPGA based quasi z-source cascaded multilevel inverter using multicarrier PWM techniques. *Journal of Vibroengineering*, *20*(3), 1544-1553.

[6]. Thiruvengadam, A. (2019). An Enhanced H-Bridge Multilevel Inverter with Reduced THD, Conduction, and Switching Losses Using Sinusoidal Tracking Algorithm. *Energies*, *12*(1), 81.

[7]. Vijeh, M., Rezanejad, M., Samadaei, E., & Bertilsson, K. (2019). A general review of multilevel inverters based on main submodules: Structural point of view. *IEEE Transactions on Power Electronics*.

[8]. Abdullah M. Noman, Abdullrahman A. Al-Shamma'a, Khaled E. Addoweesh, Ayman A. Alabduljabbar, Abdulrahman I. Alolah, (2018). Cascaded Multilevel Inverter Topology Based on Cascaded H-Bridge Multilevel Inverter. *Energies*, *11*, 895.

[9]. Halim, W. A., Ganeson, S., Azri, M., & Azam, T. T. (2016). Review of multilevel inverter topologies and its applications. *Journal of Telecommunication, Electronic and Computer Engineering (JTEC), 8*(7), 51-56.

[10]. Baifeng Chen, Jih-Sheng Lai, (2015), A Family of Single-phase Transformerless Inverters with Asymmetric Phase-legs, *IEEE Applied Power Electronics Conference and Exposition*.

[11]. Nguyen, M. K., & Tran, T. T. (2017). A singlephase single-stage switched-boost inverter with four switches. *IEEE Transactions on Power Electronics*, *33*(8), 6769-6781.

[12]. Shayestegan, M., Shakeri, M., Abunima, H., Reza, S. S., Akhtaruzzaman, M., Bais, B., ... & Amin, N. (2018). An overview on prospects of new generation single-phase transformerless inverters for grid-connected photovoltaic (PV) systems. *Renewable and Sustainable Energy Reviews*, *82*, 515-530.

[13]. Ali, J. S. M., & Krishnaswamy, V. (2018). An assessment of recent multilevel inverter topologies with reduced power electronics components for renewable applications. *Renewable and Sustainable Energy Reviews*, *82*, 3379-3399.

[14]. Gupta, K. K., Ranjan, A., Bhatnagar, P., Sahu, L. K., & Jain, S. (2015). Multilevel inverter topologies with reduced device count: A review. *IEEE transactions on Power Electronics*, *31*(1), 135-151.

[15]. Hinago, Y., & Koizumi, H. (2009). A single-phase multilevel inverter using switched series/parallel DC voltage sources. *IEEE transactions on industrial electronics*, *57*(8), 2643-2650.

[16]. Gupta, K. K., & Jain, S. (2013). A novel multilevel inverter based on switched DC sources. *IEEE Transactions on Industrial Electronics*, *61*(7), 3269-3278.

[17]. Vahedi, H., Labbé, P. A., & Al-Haddad, K. (2015). Sensor-less five-level packed U-cell (PUC5) inverter operating in stand-alone and grid-connected modes. *IEEE Transactions on Industrial Informatics*, *12*(1), 361-370.

[18]. Ye, Y., Cheng, K. W. E., Liu, J., & Ding, K. (2014). A step-up switched-capacitor multilevel inverter with self-voltage balancing. *IEEE Transactions on industrial electronics*, *61*(12), 6672-6680.

How to cite this article: Basha, S.G. and Venkatesan, M. (2019). Simulation of Self-balanced based Step-Up Switched Capacitor Nine Level Inverter with MCPWM Scheme. *International Journal on Emerging Technologies*, **10**(3): 87-95.